67 Views

ASIC Engineer Principal

Published Date: March 13, 2026
Hewlett Packard Enterprise, Sunnyvale, CA 94089
Job Description:

Hewlett Packard Enterprise (HPE) is seeking a Principal ASIC Engineer to join their team in a hybrid work environment. This role focuses on the physical design of System on Chip (SoC) from RTL to GDSII, contributing to the advancement of edge-to-cloud technology. HPE values diverse backgrounds and offers a culture that encourages growth and collaboration.

Responsibilities:

  • Implement physical design at the large SoC chip level from RTL to GDSII, creating a design database ready for manufacturing.
  • Interact with IP vendors to understand integration requirements and integrate all blocks, IPs, and sub-chips at a large SoC level.
  • Collaborate with the packaging team on Microbump/Probe Bump/Bump/Pad placement.
  • Build full chip floorplan, including pads/ports/bump placement, block placement and optimization, and power grid design.
  • Develop chip-level clock network and clock stations in collaboration with clock experts.
  • Budget timing among blocks and sub-chips, generating static timing constraints.
  • Analyze and optimize feedthrough and repeaters among all blocks/sub-chips.
  • Perform block-level place and route, ensuring design meets timing, area, and power constraints.
  • Generate and implement ECOs to fix timing, signal integrity, and other violations.
  • Integrate DFT into physical design, ensuring alignment with test strategies and manufacturing requirements.
  • Run Physical Design verification flow, fixing LVS/DRC/ERC/ANT violations.
  • Collaborate with architecture, frontend design, DV, and package teams for cohesive design implementation.

Qualifications:

  • BS degree in electrical engineering, computer engineering, or related field with 7+ years of experience, or MS degree with 5+ years of experience.
  • Deep design experience in large SoC designs, including IP integration and padring design.
  • Extensive knowledge in Physical Design practices, including synthesis, floor-planning, and place & route.
  • Experience in developing power-grid and clock networks at chip level.
  • Knowledge of SoC architecture and HDL languages like Verilog for timing fixes.
  • Experience in physical design verification to debug LVS/DRC/ERC/ANT issues.
  • Experience in custom place and route.
  • Exposure to 2.5D/3D packaging and DFT is preferred.
  • Proficiency in writing Linux shell scripts in Perl, TCL, and Python.
  • Real chip tapeout experience in 7nm and/or below with a successful signoff track record.

Skills:

  • Accountability
  • Action Planning
  • Active Learning
  • Agile Methodology
  • Analytical Thinking
  • Coaching
  • Creativity
  • Critical Thinking
  • Cross-Functional Teamwork
  • Data Analysis Management
  • Design Thinking
  • Empathy
  • Growth Mindset
  • Managing Ambiguity

Recent Stories


Logo Image
Privacy Overview

This website uses cookies so that we can provide you with the best user experience possible. Cookie information is stored in your browser and performs functions such as recognising you when you return to our website and helping our team to understand which sections of the website you find most interesting and useful.